### 2.5 V to 5.5 V Octal Voltage Output 8-/10-/12-Bit DACs in 16-Lead TSSOP

## FEATURES

AD5308: 8 buffered 8-bit DACs in 16-lead TSSOP
A version: $\pm 1$ LSB INL, B version: $\pm 0.75$ LSB INL
AD5318: 8 buffered 10-bit DACs in 16-lead TSSOP
A version: $\pm 4$ LSB INL, $B$ version: $\pm 3$ LSB INL
AD5328: 8 buffered 12-bit DACs in 16-lead TSSOP
A version: $\pm 16$ LSB INL, $B$ version: $\pm 12$ LSB INL
Low power operation: 0.7 mA @ 3 V
Guaranteed monotonic by design over all codes
Power-down to 120 nA @ $\mathbf{3}$ V, 400 nA @ 5 V
Double-buffered input logic
Buffered/unbuffered/ $V_{D D}$ reference input options
Output range: $\mathbf{0} \mathrm{V}$ to $\mathrm{V}_{\text {ref }}$ or $\mathbf{0 V}$ to $2 \mathrm{~V}_{\text {ReF }}$
Power-on reset to $0 \mathbf{V}$
Programmability
Individual channel power-down
Simultaneous update of outputs ( $\overline{\text { LDAC }}$ )
Low power, SPI- ${ }^{\oplus}$, QSPI- ${ }^{\text {rm, }}$, MICROWIRE- ${ }^{\text {rm }}$, and DSPcompatible 3-wire serial interface
On-chip rail-to-rail output buffer amplifiers
Temperature range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Qualified for automotive applications

## GENERAL DESCRIPTION

The AD5308/AD5318/AD5328 are octal 8-, 10-, and 12-bit buffered voltage output DACs in a 16 -lead TSSOP. They operate from a single 2.5 V to 5.5 V supply, consuming 0.7 mA typical at 3 V . Their on-chip output amplifiers allow the outputs to swing rail-to-rail with a slew rate of $0.7 \mathrm{~V} / \mu \mathrm{s}$. The AD5308/ AD5318/AD5328 use a versatile 3-wire serial interface that operates at clock rates up to 30 MHz and is compatible with standard SPI, QSPI, MICROWIRE, and DSP interface standards.

The references for the eight DACs are derived from two reference pins (one per DAC quad). These reference inputs can be configured as buffered, unbuffered, or $V_{D D}$ inputs. The parts

## APPLICATIONS

Portable battery-powered instruments Digital gain and offset adjustment Programmable voltage and current sources Optical networking Automatic test equipment Mobile communications
Programmable attenuators
Industrial process control
incorporate a power-on reset circuit, which ensures that the DAC outputs power up to 0 V and remain there until a valid write to the device takes place. The outputs of all DACs may be updated simultaneously using the asynchronous LDAC input. The parts contain a power-down feature that reduces the current consumption of the devices to 400 nA at $5 \mathrm{~V}(120 \mathrm{nA}$ at 3 V$)$. The eight channels of the DAC may be powered down individually.
All three parts are offered in the same pinout, which allows users to select the resolution appropriate for their application without redesigning their circuit board.

Rev. F
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## AD5308/AD5318/AD5328

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description ..... 1
Revision History .....  2
Functional Block Diagram ..... 3
Specifications ..... 4
Absolute Maximum Ratings ..... 7
ESD Caution ..... 7
Pin Configuration and Function Descriptions ..... 8
Typical Performance Characteristics ..... 9
Terminology ..... 13
Theory of Operation ..... 15
Digital-to-Analog Converter ..... 15
Resistor String ..... 15
Output Amplifier ..... 15
Power-On Reset ..... 16
Power-Down Mode ..... 16
Serial Interface ..... 16
REVISION HISTORY
4/11—Rev. E to Rev. F
Added Automotive Products Information Throughout
2/11—Rev. D to Rev. E
Change to Temperature Range

$\qquad$
Throughout
Changes to Table 3, $\mathrm{t}_{4}$ Timing Characteristics ..... 6
3/07—Rev. C to Rev. D
Updated Format Universal
Changes to Absolute Maximum Ratings Section ..... 7
9/05—Rev. B to Rev. C
Updated Format Universal
Change to Equation ..... 21
11/03—Rev. A to Rev. B
Changes to Ordering Guide ..... 4
Changes to Y axis on TPCs 12, 13, and 15 ..... 9
8/03-Rev. 0 to Rev. A
Added A Version ..... Universal
Changes to Features .....  1
Changes to Specifications ..... 2
Edits to Absolute Maximum Ratings ..... 4
Edits to Ordering Guide ..... 4
Updated Outline Dimensions ..... 18
Low Power Serial Interface ..... 18
Load DAC Input ( $\overline{\text { LDAC }}$ ) Function ..... 18
Double-Buffered Interface ..... 18
Microprocessor Interface ..... 19
ADSP-2101/ADSP-2103-to-AD5308/AD5318/AD5328 Interface ..... 19
68HC11/68L11-to-AD5308/AD5318/AD5328 Interface ..... 19
80C51/80L51-to-AD5308/AD5318/AD5328 Interface. ..... 19
Microwire-to-AD5308/AD5318/AD5328 Interface ..... 20
Applications Information ..... 21
Typical Application Circuit ..... 21
Driving $V_{D D}$ from the Reference Voltage ..... 21
Bipolar Operation Using the AD5308/AD5318/AD5328 ..... 21
Opto-Isolated Interface for Process Control Applications ..... 21
Decoding Multiple AD5308/AD5318/AD5328s ..... 22
Outline Dimensions ..... 24
Ordering Guide ..... 24

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

## AD5308/AD5318/AD5328

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to $5.5 \mathrm{~V} ; \mathrm{V}_{\text {REF }}=2 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to $\mathrm{GND} ; \mathrm{C}_{\mathrm{L}}=200 \mathrm{pF}$ to GND ; all specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise specified.
Table 1.

| Parameter ${ }^{2}$ | A Version ${ }^{1}$ |  |  | B Version ${ }^{1}$ |  |  | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |  |
| DC PERFORMANCE ${ }^{3,4}$ |  |  |  |  |  |  |  |  |
| AD5308 |  |  |  |  |  |  |  |  |
| Resolution | 8 |  |  | 8 |  |  | Bits |  |
| Relative Accuracy |  | $\pm 0.15$ | $\pm 1$ |  | $\pm 0.15$ | $\pm 0.75$ | LSB |  |
| Differential Nonlinearity |  | $\pm 0.02$ | $\pm 0.25$ |  | $\pm 0.02$ | $\pm 0.25$ | LSB | Guaranteed monotonic by design over all codes |
| AD5318 |  |  |  |  |  |  |  |  |
| Resolution | 10 |  |  | 10 |  |  | Bits |  |
| Relative Accuracy |  | $\pm 0.5$ | $\pm 4$ |  | $\pm 0.5$ | $\pm 3$ | LSB |  |
| Differential Nonlinearity |  | $\pm 0.05$ | $\pm 0.50$ |  | $\pm 0.05$ | $\pm 0.50$ | LSB | Guaranteed monotonic by design over all codes |
| AD5328  |  |  |  |  |  |  |  |  |
| Resolution | 12 |  |  | 12 |  |  | Bits |  |
| Relative Accuracy |  | $\pm 2$ | $\pm 16$ |  | $\pm 2$ | $\pm 12$ | LSB |  |
| Differential Nonlinearity |  | $\pm 0.2$ | $\pm 1.0$ |  | $\pm 0.2$ | $\pm 1.0$ | LSB | Guaranteed monotonic by design over all codes |
| Offset Error |  | $\pm 5$ | $\pm 60$ |  | $\pm 5$ | $\pm 60$ | mV | $V_{D D}=4.5 \mathrm{~V} \text {, gain }=2 \text {, see }$ $\text { Figure } 27 \text { and Figure } 28$ |
| Gain Error |  | $\pm 0.30$ | $\pm 1.25$ |  | $\pm 0.30$ | $\pm 1.25$ | \% of FSR | $V_{D D}=4.5 \mathrm{~V} \text {, gain }=2 \text {, see }$ $\text { Figure } 27 \text { and Figure } 28$ |
| Lower Deadband ${ }^{5}$ |  | 10 | 60 |  | 10 | 60 | mV | Lower deadband exists only if offset error is negative, see Figure 27 |
| Upper Deadband ${ }^{5}$ |  | 10 | 60 |  | 10 | 60 | mV | Upper deadband exists only if $\mathrm{V}_{\text {REF }}=\mathrm{V}_{\mathrm{DD}}$ and offset plus gain error is positive, see Figure 28 |
| Offset Error Drift ${ }^{6}$ |  | -12 |  |  | -12 |  | ppm of FSR $/{ }^{\circ} \mathrm{C}$ |  |
| Gain Error Drift ${ }^{6}$ |  | -5 |  |  | -5 |  | ppm of FSR/ ${ }^{\circ} \mathrm{C}$ |  |
| DC Power Supply Rejection Ratio ${ }^{6}$ |  | -60 |  |  | -60 |  | dB | $V_{\text {DD }}= \pm 10 \%$ |
| DC Crosstalk ${ }^{6}$ |  | 200 |  |  | 200 |  | $\mu \mathrm{V}$ | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to GND or $\mathrm{V}_{\mathrm{DD}}$ |
| DAC REFERENCE INPUTS ${ }^{6}$ |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {REF }}$ Input Range | 1.0 |  | $V_{\text {D }}$ | 1.0 |  | $V_{\text {D }}$ | V | Buffered reference mode |
| $\mathrm{V}_{\text {REF }}$ Input Impedance ( $\mathrm{R}_{\text {dac }}$ ) | 0.25 |  | $V_{D D}$ | 0.25 |  | $V_{D D}$ | V | Unbuffered reference mode |
|  |  | >10.0 |  |  | >10.0 |  | $\mathrm{M} \Omega$ | Buffered reference mode and power-down mode |
|  | 37.0 | 45.0 |  | 37.0 | 45.0 |  | k $\Omega$ | Unbuffered reference mode, 0 V to $\mathrm{V}_{\text {REF }}$ output range |
|  | 18.0 | 22.0 |  | 18.0 | 22.0 |  | $\mathrm{k} \Omega$ | Unbuffered reference mode, 0 V to $2 \mathrm{~V}_{\text {REF }}$ output range |
| Reference Feedthrough |  | -70.0 |  |  | -70.0 |  | dB | Frequency $=10 \mathrm{kHz}$ |
| Channel-to-Channel Isolation |  | -75.0 |  |  | -75.0 |  | dB | Frequency $=10 \mathrm{kHz}$ |
|  |  |  |  |  |  |  |  |  |
| Minimum Output Voltage ${ }^{7}$ |  | 0.001 |  |  | 0.001 |  | v | This is a measure of the minimum and maximum |
| Maximum Output Voltage ${ }^{7}$ |  | $\begin{aligned} & V_{D D}- \\ & 0.001 \end{aligned}$ |  |  | $V_{D D}-0.001$ |  | v | Drive capability of the output amplifier |
| DC Output Impedance |  | 0.5 |  |  | 0.5 |  | $\Omega$ |  |


| Parameter ${ }^{2}$ | A Version ${ }^{1}$ |  |  | B Version ${ }^{1}$ |  |  | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |  |
| Short Circuit Current | 25.0 |  |  | 25.0 |  |  | mA | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
|  | 16.0 |  |  | 16.0 |  |  | mA | $V_{D D}=3 \mathrm{~V}$ |
| Power-Up Time | 2.5 |  |  | 2.5 |  |  | $\mu \mathrm{s}$ | Coming out of power-down mode, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
|  | 5.0 |  |  | 5.0 |  |  | $\mu \mathrm{s}$ | Coming out of power-down mode, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |
| LOGIC INPUTS ${ }^{6}$ |  |  |  |  |  |  |  |  |
| Input Current | 1.7 |  | $\pm 1$ | 1.7 |  | $\pm 1$ | $\mu \mathrm{A}$ |  |
| $\mathrm{V}_{\text {IL, }}$ Input Low Voltage |  |  | 0.8 |  |  | 0.8 | V | $V_{D D}=5 \mathrm{~V} \pm 10 \%$ |
|  |  |  | 0.8 |  |  | 0.8 | V | $V_{D D}=3 \mathrm{~V} \pm 10 \%$ |
|  |  |  | 0.7 |  |  | 0.7 | V | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ |
| $\mathrm{V}_{\mathbf{I H}}$, Input High Voltage |  |  |  |  |  |  | V | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 5.5 V , TTL and CMOS compatible |
| Pin Capacitance |  | 3.0 |  |  | 3.0 |  | pF |  |
| POWER REQUIREMENTS | 2.5 |  |  |  |  |  | V |  |
| $V_{\text {DD }}$ |  |  | 5.5 | 2.5 |  | 5.5 |  |  |
| lod (Normal Mode) ${ }^{8}$ |  |  |  |  |  |  |  | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |
| $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V |  | 1.0 | 1.8 |  | 1.0 | 1.8 | mA | All DACs in unbuffered mode, in buffered mode |
| $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 3.6 V |  | 0.7 | 1.5 |  | 0.7 | 1.5 | mA | $\begin{aligned} & \text { Extra current is typically } x \mu \mathrm{~A} \\ & \text { per DAC; } x=(5 \mu \mathrm{~A}+ \\ & \left.\mathrm{V}_{\text {REF }} / \mathrm{R}_{\mathrm{DAC}}\right) / 4 \end{aligned}$ |
| Idd (Power-Down Mode) ${ }^{9}$ |  |  |  |  |  |  |  | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |
| $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V |  | 0.4 | 1 |  | 0.4 | 1 | $\mu \mathrm{A}$ |  |
| $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 3.6 V |  | 0.12 | 1 |  | 0.12 | 1 | $\mu \mathrm{A}$ |  |

${ }^{1}$ Temperature range ( $\mathrm{A}, \mathrm{B}$ version): $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; typical at $25^{\circ} \mathrm{C}$.
${ }^{2}$ See the Terminology section.
${ }^{3}$ DC specifications tested with the outputs unloaded unless stated otherwise.
${ }^{4}$ Linearity is tested using a reduced code range: AD5308 (Code 8 to Code 255), AD5318 (Code 28 to Code 1023), and AD5328 (Code 115 to Code 4095 ).
${ }^{5}$ This corresponds to $x$ codes. $x=$ deadband voltage/LSB size.
${ }^{6}$ Guaranteed by design and characterization; not production tested.
${ }^{7}$ For the amplifier output to reach its minimum voltage, offset error must be negative. For the amplifier output to reach its maximum voltage, $V_{\text {REF }}=V_{D D}$ and offset plus gain error must be positive.
${ }^{8}$ Interface inactive. All DACs active. DAC outputs unloaded.
${ }^{9}$ All eight DACs powered down.
$\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to $5.5 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to $\mathrm{GND} ; \mathrm{C}_{\mathrm{L}}=200 \mathrm{pF}$ to GND ; all specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.
Table 2. AC Characteristics ${ }^{1}$

| Parameter ${ }^{3}$ | A, B Version ${ }^{2}$ |  |  | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max |  |  |
| Output Voltage Settling Time |  |  |  |  | $\mathrm{V}_{\text {REF }}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
| AD5308 |  | 6 | 8 | $\mu s$ | $1 / 4$ scale to $3 / 4$ scale change ( $0 \times 40$ to $0 \times C 0$ ) |
| AD5318 |  | 7 | 9 | $\mu s$ | $1 / 4$ scale to $3 / 4$ scale change ( $0 \times 100$ To $0 \times 300$ ) |
| AD5328 |  | 8 | 10 | $\mu \mathrm{s}$ | $1 / 4$ scale to $3 / 4$ scale change ( $0 \times 400$ to $0 \times C 00$ ) |
| Slew Rate |  | 0.7 |  | $\mathrm{V} / \mu \mathrm{s}$ |  |
| Major-Code Change Glitch Energy |  | 12 |  | nV-sec | 1 LSB change around major carry |
| Digital Feedthrough |  | 0.5 |  | nV -sec |  |
| Digital Crosstalk |  | 0.5 |  | nV-sec |  |
| Analog Crosstalk |  | 1 |  | nV-sec |  |
| DAC-to-DAC Crosstalk |  | 3 |  | nV -sec |  |
| Multiplying Bandwidth |  | 200 |  | kHz | $V_{\text {REF }}=2 \mathrm{~V} \pm 0.1 \mathrm{~V}$ p-p, unbuffered mode |
| Total Harmonic Distortion |  | -70 |  | dB | $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V} \pm 0.1 \mathrm{~V} \mathrm{p}-\mathrm{p}$, frequency $=10 \mathrm{kHz}$ |

[^0]
## AD5308/AD5318/AD5328

Table 3. Timing Characteristics ${ }^{1,2,3}$

| Parameter | A, B Version <br> Limit at $\mathrm{T}_{\text {min }}$, $\mathrm{T}_{\text {max }}$ | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}$ | 33 | ns min | SCLK cycle time |
| $\mathrm{t}_{2}$ | 13 | ns min | SCLK high time |
| $\mathrm{t}_{3}$ | 13 | ns min | SCLK low time |
| $\mathrm{t}_{4}$ | 13 | $n s$ min | $\overline{\text { SYNC }}$ to SCLK falling edge setup time; temperature range ( $A, B$ verstion): $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
|  | 15 | $n s$ min | $\overline{\text { SYNC }}$ to SCLK falling edge setup time; temperature range ( $A, B$ verstion): $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| $\mathrm{t}_{5}$ | 5 | $n s$ min | Data set up time |
| $\mathrm{t}_{6}$ | 4.5 | $n \mathrm{nmin}$ | Data hold time |
| $\mathrm{t}_{7}$ | 0 | ns min | SCLK falling edge to $\overline{\text { SYNC }}$ rising edge |
| $\mathrm{t}_{8}$ | 50 | ns min | Minimum $\overline{\text { SYNC }}$ high time |
| $\mathrm{t}_{9}$ | 20 | ns min | $\overline{\text { LDAC }}$ pulse width |
| $\mathrm{t}_{10}$ | 20 | $n s$ min | SCLK falling edge to $\overline{\text { LDAC }}$ rising edge |
| $\mathrm{t}_{11}$ | 0 | $n s$ min | SCLK falling edge to $\overline{\mathrm{LDAC}}$ falling edge |

[^1]
notes
${ }^{1}$ ASYNCHRONOUS LDAC UPDATE MODE.
${ }^{2}$ SYNCHRONOUS LDAC UPDATE MODE.
Figure 2. Serial Interface Timing Diagram

## AD5308/AD5318/AD5328

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.
Table 4.

| Parameter | Rating ${ }^{1}$ |
| :---: | :---: |
| $V_{\text {DD }}$ to GND | -0.3 V to +7 V |
| Digital Input Voltage to GND | -0.3 V to V DD +0.3 V |
| Reference Input Voltage to GND | -0.3 V to V DD +0.3 V |
| $V_{\text {outa }}$ - $\mathrm{V}_{\text {outd }}$ to GND | -0.3 V to V D +0.3 V |
| Operating Temperature Range Industrial (A, B Version) | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature (TJmax) | $150^{\circ} \mathrm{C}$ |
| 16-Lead TSSOP |  |
| Power Dissipation | $\left(\mathrm{T}_{\text {Jmax }}-\mathrm{T}_{\mathrm{A}}\right.$ ) $/ \theta_{\text {JA }}$ |
| $\theta_{\mathrm{JA}}$ Thermal Impedance | $150.4{ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature | JEDEC industry-standard |
| Soldering | J-STD-020 |

[^2]Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## AD5308/AD5318/AD5328

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration
Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $\overline{\text { LDAC }}$ | This active low control input transfers the contents of the input registers to their respective DAC registers. Pulsing this pin low allows any or all DAC registers to be updated if the input registers have new data. This allows simultaneous updates of all DAC outputs. Alternatively, this pin can be tied permanently low. |
| 2 | $\overline{\text { SYNC }}$ | Active Low Control Input. This is the frame synchronization signal for the input data. When $\overline{\text { SYNC }}$ goes low, it powers on the SCLK and DIN buffers and enables the input shift register. Data is transferred in on the falling edges of the following 16 clocks. If $\overline{\mathrm{SYNC}}$ is taken high before the 16th falling edge, the rising edge of $\overline{\mathrm{SYNC}}$ acts as an interrupt and the write sequence is ignored by the device. |
| 3 | $V_{D D}$ | Power Supply Input. These parts can be operated from 2.5 V to 5.5 V , and the supply should be decoupled with a $10 \mu \mathrm{~F}$ capacitor in parallel with a $0.1 \mu \mathrm{~F}$ capacitor to GND. |
| 4 | VoutA | Buffered Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation. |
| 5 | VoutB | Buffered Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation. |
| 6 | VoutC | Buffered Analog Output Voltage from DAC C. The output amplifier has rail-to-rail operation. |
| 7 | VoutD | Buffered Analog Output Voltage from DAC D. The output amplifier has rail-to-rail operation. |
| 8 | $V_{\text {ref }} A B C D$ | Reference Input Pin for DACs A, B, C, and D. It can be configured as a buffered, unbuffered, or $V_{D D}$ input to the four $D A C s$, depending on the state of the BUF and $V_{D D}$ control bits. It has an input range from 0.25 V to $\mathrm{V}_{D D}$ in unbuffered mode and from 1 V to $V_{D D}$ in buffered mode. |
| 9 | $V_{\text {ReF }}$ EFGH | Reference Input Pin for DACs E, F, G, and H. It can be configured as a buffered, unbuffered, or $V_{D D}$ input to the four DACs, depending on the state of the BUF and $V_{D D}$ control bits. It has an input range from 0.25 V to $\mathrm{V}_{D D}$ in unbuffered mode and from 1 V to $\mathrm{V}_{\mathrm{DD}}$ in buffered mode. |
| 10 | VoutE | Buffered Analog Output Voltage from DAC E. The output amplifier has rail-to-rail operation. |
| 11 | Vout | Buffered Analog Output Voltage from DAC F. The output amplifier has rail-to-rail operation. |
| 12 | VoutG | Buffered Analog Output Voltage from DAC G. The output amplifier has rail-to-rail operation. |
| 13 | Vouth | Buffered Analog Output Voltage from DAC H. The output amplifier has rail-to-rail operation. |
| 14 | GND | Ground Reference Point for All Circuitry on the Part. |
| 15 | DIN | Serial Data Input. This device has a 16-bit shift register. Data is clocked into the register on the falling edge of the serial clock input. The DIN input buffer is powered down after each write cycle. |
| 16 | SCLK | Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data can be transferred at rates up to 30 MHz . The SCLK input buffer is powered down after each write cycle. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. AD5308 Typical INL Plot


Figure 5. AD5318 Typical INL Plot


Figure 6. AD5328 Typical INL Plot

Figure 7. AD5308 Typical DNL Plot


Figure 8. AD5318 Typical DNL Plot


Figure 9. AD5328 Typical DNL Plot


Figure 10. AD5308 INL and DNL Error vs. VREF


Figure 11. AD5308 INL Error and DNL Error vs. Temperature


Figure 12. AD5308 Offset Error and Gain Error vs. Temperature


Figure 13. Offset Error and Gain Error vs. V $V_{D D}$


Figure 14. Vout Source and Sink Current Capability


Figure 15. Supply Current vs. DAC Code


Figure 16. Supply Current vs. Supply Voltage


Figure 17. Power-Down Current vs. Supply Voltage


Figure 18. Supply Current vs. Logic Input Voltage for SCLK and DIN Increasing and Decreasing


CH1 1V, CH2 5V, TIME BASE $=1 \mu \mathrm{~s} / \mathrm{DIV}$

Figure 19. Half-Scale Settling (1/4 to 3/4 Scale Code Change)


Figure 20. Power-On Reset to 0 V


Figure 21. Exiting Power-Down to Midscale

## AD5308/AD5318/AD5328



Figure 22. $I_{D D}$ Histogram with $V_{D D}=3 \mathrm{~V}$ and $V_{D D}=5 \mathrm{~V}$


Figure 23. AD5328 Major-Code Transition Glitch Energy


Figure 24. Multiplying Bandwidth (Small-Signal Frequency Response)


Figure 25. Full-Scale Error vs. $V_{\text {REF }}$


Figure 26. DAC-to-DAC Crosstalk

## TERMINOLOGY

## Relative Accuracy

For the DAC, relative accuracy or integral nonlinearity (INL) is a measure of the maximum deviation, in LSB, from a straight line passing through the endpoints of the DAC transfer function. Typical INL vs. code plots can be seen in Figure 4, Figure 5, and Figure 6.

## Differential Nonlinearity

Differential nonlinearity (DNL) is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of $\pm 1$ LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. Typical DNL vs. code plots can be seen in Figure 7, Figure 8, and Figure 9.

## Offset Error

This is a measure of the offset error of the DAC and the output amplifier (see Figure 27 and Figure 28). It can be negative or positive, and is expressed in millivolts.

## Gain Error

This is a measure of the span error of the DAC. It is the deviation in slope of the actual DAC transfer characteristic from the ideal expressed as a percentage of the full-scale range.

## Offset Error Drift

This is a measure of the change in offset error with changes in temperature. It is expressed in ( ppm of full-scale range) $/{ }^{\circ} \mathrm{C}$.

## Gain Error Drift

This is a measure of the change in gain error with changes in temperature. It is expressed in (ppm of full-scale range) $/{ }^{\circ} \mathrm{C}$.

## DC Power Supply Rejection Ratio (PSRR)

This indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in Vour to a change in $V_{D D}$ for full-scale output of the DAC. It is measured in decibels. $V_{\text {Ref }}$ is held at 2 V and $\mathrm{V}_{\mathrm{DD}}$ is varied $\pm 10 \%$.

## DC Crosstalk

This is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC while monitoring another DAC. It is expressed in microvolts.

## Reference Feedthrough

This is the ratio of the amplitude of the signal at the DAC output to the reference input when the DAC output is not being updated (that is, $\overline{\text { LDAC }}$ is high). It is expressed in decibels.

## Channel-to-Channel Isolation

This is the ratio of the amplitude of the signal at the output of one DAC to a sine wave on the reference input of another DAC. It is measured in decibels.

## Major-Code Transition Glitch Energy

Major-code transition glitch energy is the energy of the impulse injected into the analog output when the code in the DAC register changes state. It is normally specified as the area of the glitch in nV-sec and is measured when the digital code is changed by 1 LSB at the major carry transition ( $011 \ldots 11$ to 100 ... 00 or 100 ... 00 to 011 ... 11).

## Digital Feedthrough

Digital feedthrough is a measure of the impulse injected into the analog output of a DAC from the digital input pins of the device, but is measured when the DAC is not being written to (SYNC held high). It is specified in nV -sec and is measured with a full-scale change on the digital input pins, that is, from all 0 s to all $1 s$ and vice versa.

## Digital Crosstalk

This is the glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0 s to all 1 s and vice versa) in the input register of another DAC. It is measured in standalone mode and is expressed in nV -sec.

## Analog Crosstalk

This is the glitch impulse transferred to the output of one DAC due to a change in the output of another DAC. It is measured by loading one of the input registers with a full-scale code change (all 0 s to all $1 s$ and vice versa) while keeping $\overline{\text { LDAC }}$ high. Then pulse LDAC low and monitor the output of the DAC whose digital code is not changed. The area of the glitch is expressed in nV -sec.

## DAC-to-DAC Crosstalk

This is the glitch impulse transferred to the output of one DAC due to a digital code change and subsequent output change of another DAC. This includes both digital and analog crosstalk. It is measured by loading one of the DACs with a full-scale code change (all 0 s to all 1 s and vice versa) with $\overline{\text { LDAC }}$ low and monitoring the output of another DAC. The energy of the glitch is expressed in nV -sec.

## Multiplying Bandwidth

The amplifiers within the DAC have a finite bandwidth. The multiplying bandwidth is a measure of this. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The multiplying bandwidth is the frequency at which the output amplitude falls to 3 dB below the input.

## Total Harmonic Distortion (THD)

This is the difference between an ideal sine wave and its attenuated version using the DAC. The sine wave is used as the reference for the DAC and the THD is a measure of the harmonics present on the DAC output. It is measured in decibels.

## AD5308/AD5318/AD5328




Figure 28. Transfer Function with Positive Offset

## THEORY OF OPERATION

The AD5308/AD5318/AD5328 are octal resistor-string DACs fabricated on a CMOS process with resolutions of 8,10 , and 12 bits, respectively. Each contains eight output buffer amplifiers and is written to via a 3-wire serial interface. They operate from single supplies of 2.5 V to 5.5 V and the output buffer amplifiers provide rail-to-rail output swing with a slew rate of $0.7 \mathrm{~V} / \mu \mathrm{s}$. DAC A, DAC B, DAC C, and DAC D share a common reference input, $\mathrm{V}_{\text {REF }} A B C D$. DAC E, DAC F, DAC G, and DAC H share a common reference input, $\mathrm{V}_{\text {ref }} E F G H$. Each reference input can be buffered to draw virtually no current from the reference source, can be unbuffered to give a reference input range from 0.25 V to $\mathrm{V}_{\mathrm{DD}}$, or can come from $\mathrm{V}_{\mathrm{DD}}$. The devices have a power-down mode in which all DACs can be turned off individually with a high impedance output.

## DIGITAL-TO-ANALOG CONVERTER

The architecture of one DAC channel consists of a resistor string DAC followed by an output buffer amplifier. The voltage at the $V_{\text {ref }}$ pin provides the reference voltage for the corresponding DAC. Figure 29 shows a block diagram of the DAC architecture. Since the input coding to the DAC is straight binary, the ideal output voltage is given by

$$
V_{O U T}=\frac{V_{R E F} \times D}{2^{N}}
$$

where:
$D$ is the decimal equivalent of the binary code that is loaded to the DAC register:
0 to 255 for AD5308 (8 bits)
0 to 1023 for AD5318 (10 bits)
0 to 4095 for AD5328 (12 bits)
$N$ is the DAC resolution.


Figure 29. Single DAC Channel Architecture

## DAC Reference Inputs

There is a reference pin for each quad of DACs. The reference inputs can be buffered from $V_{D D}$, or unbuffered. The advantage with the buffered input is the high impedance it presents to the voltage source driving it. However, if the unbuffered mode is used, the user can have a reference voltage as low as 0.25 V and as high as $V_{D D}$ since there is no restriction due to the headroom and footroom of the reference amplifier.

If there is a buffered reference in the circuit (for example, the REF192), there is no need to use the on-chip buffers of the AD5308/AD5318/AD5328. In unbuffered mode, the input impedance is still large at typically $45 \mathrm{k} \Omega$ per reference input for 0 V to $\mathrm{V}_{\text {ref }}$ mode and $22 \mathrm{k} \Omega$ for 0 V to $2 \mathrm{~V}_{\text {ref }}$ mode.

## RESISTOR STRING

The resistor-string section is shown in Figure 30. It is simply a string of resistors, each of value R. The digital code loaded to the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is guaranteed monotonic.


## OUTPUT AMPLIFIER

The output buffer amplifier is capable of generating output voltages to within 1 mV of either rail. Its actual range depends on the value of $V_{\text {ref }}$, the gain of the output amplifier, the offset error, and the gain error.
If a gain of 1 is selected (gain bit $=0$ ), the output range is 0.001 V to $\mathrm{V}_{\text {ref. }}$

If a gain of 2 is selected (gain bit $=1$ ), the output range is 0.001 V to $2 \mathrm{~V}_{\text {ref. }}$. Because of clamping, however, the maximum output is limited to $\mathrm{V}_{\mathrm{DD}}-0.001 \mathrm{~V}$.
The output amplifier is capable of driving a load of $2 \mathrm{k} \Omega$ to GND or $\mathrm{V}_{\mathrm{DD}}$, in parallel with 500 pF to GND or $\mathrm{V}_{\mathrm{DD}}$. The source and sink capabilities of the output amplifier can be seen in the plot in Figure 14.

The slew rate is $0.7 \mathrm{~V} / \mu \mathrm{s}$ with a half-scale settling time to $\pm 0.5$ LSB (at 8 bits) of $6 \mu \mathrm{~s}$.

## AD5308/AD5318/AD5328

## POWER-ON RESET

The AD5308/AD5318/AD5328 are provided with a power-on reset function so that they power up in a defined state. The power-on state is

- Normal operation
- Reference inputs unbuffered
- 0 V to $\mathrm{V}_{\text {Ref }}$ output range
- Output voltage set to 0 V
- $\overline{\text { LDAC }}$ bits set to $\overline{\text { LDAC }}$ high

Both input and DAC registers are filled with 0s and remain so until a valid write sequence is made to the device. This is particularly useful in applications where it is important to know the state of the DAC outputs while the device is powering up.

## POWER-DOWN MODE

The AD5308/AD5318/AD5328 have low power consumption, typically dissipating 2.4 mW with a 3 V supply and 5 mW with a 5 V supply. Power consumption can be further reduced when the DACs are not in use by putting them into power-down mode, which is described in the Serial Interface section.

When in default mode, all DACs work normally with a typical power consumption of 1 mA at $5 \mathrm{~V}(800 \mu \mathrm{~A}$ at 3 V$)$. However, when all DACs are powered down, that is, in power-down mode, the supply current falls to 400 nA at $5 \mathrm{~V}(120 \mathrm{nA}$ at 3 V$)$. Not only does the supply current drop, but the output stage is also internally switched from the output of the amplifier, making it open-circuit. This has the advantage that the output is three-state while the part is in power-down mode, and provides a defined input condition for whatever is connected to the output of the DAC amplifier. The output stage is illustrated in Figure 31.

The bias generator, the output amplifiers, the resistor string, and all other associated linear circuitry are shut down when the power-down mode is activated. However, the contents of the registers are unaffected when in power-down. In fact, it is possible to load new data to the input registers and DAC registers during power-down. The DAC outputs update as soon as the device comes out of power-down mode. The time to exit power-down is typically $2.5 \mu \mathrm{~s}$ when $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $5 \mu \mathrm{~s}$ when $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$.


Figure 31. Output Stage During Power-Down

## SERIAL INTERFACE

The AD5308/AD5318/AD5328 are controlled over a versatile 3-wire serial interface that operates at clock rates up to 30 MHz and is compatible with SPI, QSPI, MICROWIRE, and DSP interface standards.

## Input Shift Register

The input shift register is 16 bits wide. Data is loaded into the device as a 16 -bit word under the control of a serial clock input, SCLK. The timing diagram for this operation is shown in Figure 2.
The $\overline{\text { SYNC }}$ input is a level-triggered input that acts as a frame synchronization signal and chip enable. Data can be transferred into the device only while $\overline{\text { SYNC }}$ is low. To start the serial data transfer, $\overline{\text { SYNC }}$ should be taken low, observing the minimum $\overline{\text { SYNC }}$ to SCLK falling edge set-up time, $\mathrm{t}_{4}$. After $\overline{\text { SYNC }}$ goes low, serial data is shifted into the device's input shift register on the falling edges of SCLK for 16 clock pulses.
To end the transfer, $\overline{\text { SYNC must be taken high after the falling }}$ edge of the 16th SCLK pulse, observing the minimum SCLK falling edge to $\overline{\text { SYNC }}$ rising edge time, $\mathrm{t}_{7}$.
After the end of the serial data transfer, data is automatically transferred from the input shift register to the input register of the selected DAC. If $\overline{S Y N C}$ is taken high before the 16th falling edge of SCLK, the data transfer is aborted and the DAC input registers are not updated.

Data is loaded MSB first (Bit 15). The first bit determines whether it is a DAC write or a control function.

## DAC Write

The 16 -bit word consists of 1 control bit and 3 address bits followed by 8,10 , or 12 bits of DAC data, depending on the device type. In the case of a DAC write, the MSB is a 0 . The next 3 address bits determine whether the data is for DAC A, DAC B, DAC C, DAC D, DAC E, DAC F, DAC G, or DAC H. The AD5328 uses all 12 bits of DAC data. The AD5318 uses 10 bits and ignores the 2 LSBs. The AD5308 uses 8 bits and ignores the last 4 bits. These ignored LSBs should be set to 0 . The data format is straight binary, with all 0 s corresponding to 0 V output and all 1 s corresponding to full-scale output.

Table 6. Address Bits for the AD5308/AD5318/AD5328

| A2 (Bit 14) | A1 (Bit 13) | A0 (Bit 12) | DAC Addressed |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | DAC A |
| 0 | 0 | 1 | DAC B |
| 0 | 1 | 0 | DAC C |
| 0 | 1 | 1 | DAC D |
| 1 | 0 | 0 | DAC E |
| 1 | 0 | 1 | DAC F |
| 1 | 1 | 0 | DAC G |
| 1 | 1 | 1 | DAC H |

## Control Functions

In the case of a control function, the MSB (Bit 15) is a 1 . This is followed by two control bits, which determine the mode. There are four different control modes: reference and gain mode, $\overline{\text { LDAC }}$ mode, power-down mode, and reset mode. The write sequences for these modes are shown in Table 7.

## Reference and Gain Mode

This mode determines whether the reference for each group of DACs is buffered, unbuffered, or from $V_{D D}$. It also determines the gain of the output amplifier. To set up the reference of both groups, set the control bits to (00), set the GAIN bits, the BUF bits, and the VDD bits.

## BUF

This controls whether the reference of a group of DACs is buffered or unbuffered. The reference of the first group of DACs ( $\mathrm{A}, \mathrm{B}, \mathrm{C}$, and D ) is controlled by setting Bit 2 , and the second group of DACs (E, F, G, and H) is controlled by setting Bit 3 .

> 0: unbuffered reference.

1: buffered reference.

## GAIN

The gain of the DACs is controlled by setting Bit 4 for the first group of DACs (A, B, C, and D) and Bit 5 for the second group of DACs (E, F, G, and H).

0 : output range of 0 V to $\mathrm{V}_{\text {ReF. }}$
1: output range of 0 V to $2 \mathrm{~V}_{\text {REF. }}$.

Table 7. Control Words for the AD53x8

| $\begin{aligned} & \overline{\mathrm{D}} / \mathrm{C} \\ & 15 \end{aligned}$ | Control Bits |  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 10 |  | Mode |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  | GAIN Bits |  | BUF Bits |  | $V_{\text {DD }}$ Bits |  | Gain of output amplifier and |
| 1 | 0 | 0 | X | x | x | x | X | X | x | E...H | A...D | E... H | A...D | E...H | A...D | reference selection |
| 1 | 0 | 1 | x | x | x | x | x | x | x | x | x | x | x | LDA $1 / 0$ | $\begin{array}{r} \hline \text { Bits } \\ 1 / 0 \end{array}$ | $\overline{\text { LDAC }}$ |
|  |  |  |  |  |  |  |  | Channels |  |  |  |  |  |  |  |  |
| 1 | 1 | 0 | x | x | x | x | x | H | G | F | E | D | C | B | A | Power-down |
| 1 | 1 | et | 1/0 | x | x | x | x | x | x | x | x | x | x | x | x | Reset |



Figure 32. AD5308 Input Shift Register Contents


Figure 33. AD5318 Input Shift Register Contents


Figure 34. AD5328 Input Shift Register Contents
$V_{D D}$
These bits are set when $V_{D D}$ is to be used as a reference. The first group of DACs (A, B, C, and D) can be set up to use VDD by setting Bit 0 , and the second group of DACs (E, F, G, and H) by setting Bit 1. The VDD bits have priority over the BUF bits.
When $V_{D D}$ is used as the reference, it is always unbuffered and has an output range of 0 V to $\mathrm{V}_{\text {REF }}$ regardless of the state of the GAIN and BUF bits.

## $\overline{\text { LDAC }}$ Mode

$\overline{\text { LDAC }}$ mode controls $\overline{\text { LDAC, }}$, which determines when data is transferred from the input registers to the DAC registers. There are three options when updating the DAC registers, as shown in Table 8.

Table 8. $\overline{\text { LDAC }}$ Mode

| Bit 15 | Bit 14 | Bit 13 | Bits 12:2 | Bit 1 | Bit 0 | Description |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 0 | 1 | $\mathrm{x} \ldots \mathrm{x}$ | 0 | 0 | $\overline{\text { LDAC }}$ low |
| 1 | 0 | 1 | $\mathrm{x} \ldots \mathrm{x}$ | 0 | 1 | $\overline{\text { LDAC }}$ high |
| 1 | 0 | 1 | $\mathrm{x} \ldots \mathrm{x}$ | 1 | 0 | $\overline{\text { LDAC } \text { single }}$ |
| 1 | 0 | 1 | $\mathrm{x} \ldots \mathrm{x}$ | 1 | 1 | update |
| 1 | 0 | 1 |  |  | Reserved |  |

$\overline{\text { LDAC }}$ Low (00): This option sets $\overline{\mathrm{LDAC}}$ permanently low, allowing the DAC registers to be updated continuously.
$\overline{\text { LDAC }}$ High (01): This option sets $\overline{\text { LDAC }}$ permanently high.
The DAC registers are latched and the input registers can change without affecting the contents of the DAC registers. This is the default option for this mode.
$\overline{\text { LDAC }}$ Single Update (10): This option causes a single pulse on $\overline{\text { LDAC, updating the DAC registers once. }}$

Reserved (11): reserved.

## AD5308/AD5318/AD5328

## Power-Down Mode

The individual channels of the AD5308/AD5318/AD5328 can be powered down separately. The control mode for this is (10). On completion of this write sequence, the channels that have been set to 1 are powered down.

## Reset Mode

This mode consists of two possible reset functions, as outlined in Table 9.

Table 9. Reset Mode

| Bit $\mathbf{1 5}$ | Bit $\mathbf{1 4}$ | Bit $\mathbf{1 3}$ | Bit $\mathbf{1 2}$ | Bit $\mathbf{1 1} \ldots \mathbf{0}$ | Description |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 1 | 0 | $\mathrm{x} . . \mathrm{x}$ | DAC data reset |
| 1 | 1 | 1 | 1 | $\mathrm{x} \ldots \mathrm{x}$ | Data and control reset |

DAC Data Reset: On completion of this write sequence, all DAC registers and input registers are filled with 0s.
Data and Control Reset: This function carries out a DAC data reset and resets all the control bits (GAIN, BUF, V $\mathrm{V}_{\mathrm{DD}}, \overline{\mathrm{LDAC}}$, and power-down channels) to their power-on conditions.

## LOW POWER SERIAL INTERFACE

To minimize the power consumption of the device, the interface powers up fully only when the device is being written to, that is, on the falling edge of $\overline{\text { SYNC. The SCLK and DIN input buffers }}$ are powered down on the rising edge of $\overline{\text { SYNC }}$.

## LOAD DAC INPUT ( $\overline{\text { LDAC }}$ ) FUNCTION

Access to the DAC registers is controlled by both the $\overline{\mathrm{LDAC}}$ pin and the $\overline{\mathrm{LDAC}}$ mode bits. The operation of the $\overline{\mathrm{LDAC}}$ function can be likened to the configuration shown in Figure 35.


Figure 35. $\overline{L D A C}$ Function
If the user wishes to update the DAC through software, the $\overline{\text { LDAC }}$ pin should be tied high and the $\overline{\text { LDAC }}$ mode bits set as required. Alternatively, if the user wishes to control the DAC through hardware, that is, the $\overline{\mathrm{LDAC}}$ pin, the $\overline{\mathrm{LDAC}}$ mode bits should be set to $\overline{\mathrm{LDAC}}$ high (default mode).

Use of the $\overline{\mathrm{LDAC}}$ function enables double-buffering of the DAC data, and the GAIN, BUF and $V_{D D}$ bits. There are two ways in which the $\overline{\text { LDAC }}$ function can operate:
Synchronous $\overline{\text { LDAC: }}$ : The DAC registers are updated after new data is read in on the falling edge of the 16th SCLK pulse.
$\overline{\mathrm{LDAC}}$ can be permanently low or pulsed as in Figure 2.
Asynchronous $\overline{\mathrm{LDAC}}$ : The outputs are not updated at the same time that the input registers are written to. When $\overline{\mathrm{LDAC}}$ goes low, the DAC registers are updated with the contents of the input register.

## DOUBLE-BUFFERED INTERFACE

The AD5308/AD5318/AD5328 DACs all have double-buffered interfaces consisting of two banks of registers: input and DAC. The input registers are connected directly to the input shift register and the digital code is transferred to the relevant input register on completion of a valid write sequence. The DAC registers contain the digital code used by the resistor strings.
When the $\overline{\text { LDAC }}$ pin is high and the $\overline{\mathrm{LDAC}}$ bits are set to (01), the DAC registers are latched and the input registers can change state without affecting the contents of the DAC registers. However, when the $\overline{\text { LDAC }}$ bits are set to $(00)$ or when the $\overline{\text { LDAC }}$ pin is brought low, the DAC registers become transparent and the contents of the input registers are transferred to them.
The double-buffered interface is useful if the user requires simultaneous updating of all DAC outputs. The user can write up to seven of the input registers individually and then, by bringing $\overline{\text { LDAC }}$ low when writing to the remaining DAC input register, all outputs will update simultaneously.
These parts contain an extra feature whereby a DAC register is not updated unless its input register has been updated since the last time $\overline{\mathrm{LDAC}}$ was low. Normally, when LDAC is brought low, the DAC registers are filled with the contents of the input registers. In the case of the AD5308/AD5318/AD5328, the part updates the DAC register only if the input register has been changed since the last time the DAC register was updated, thereby removing unnecessary digital crosstalk.

## MICROPROCESSOR INTERFACE

## ADSP-2101/ADSP-2103-toAD5308/AD5318/AD5328 INTERFACE

Figure 36 shows a serial interface between the AD5308/AD5318/ AD5328 and the ADSP-2101/ADSP-2103. The ADSP-2101/ ADSP-2103 should be set up to operate in the SPORT transmit alternate framing mode. The ADSP-2101/ADSP-2103 SPORT is programmed through the SPORT control register and should be configured as follows: internal clock operation, active low framing, and 16 -bit word length. Transmission is initiated by writing a word to the Tx register after the SPORT has been enabled. The data is clocked out on each rising edge of the DSP's serial clock and clocked into the AD5308/AD5318/ AD5328 on the falling edge of the DAC's SCLK.


Figure 36. ADSP-2101/ADSP-2103-to-AD5308/AD5318/AD5328 Interface

## 68HC11/68L11-to-AD5308/AD5318/AD5328 INTERFACE

Figure 37 shows a serial interface between the AD5308/AD5318/ AD5328 and the $68 \mathrm{HC} 11 / 68 \mathrm{~L} 11$ microcontroller. SCK of the $68 \mathrm{HC11/68L11}$ drives the SCLK of the AD5308/AD5318/AD5328, and the MOSI output drives the serial data line (DIN) of the DAC. The sync signal is derived from a port line (PC7). The set up conditions for the correct operation of this interface are as follows: the $68 \mathrm{HC11/68L11}$ should be configured so that its CPOL bit is a 0 and its CPHA bit is a 1 . When data is being transmitted to the DAC, the sync line is taken low (PC7). When the $68 \mathrm{HC} 11 / 68 \mathrm{~L} 11$ is configured as just described, data appearing on the MOSI output is valid on the falling edge of SCK. Serial data from the 68HC11/ 68 L 11 is transmitted in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. Data is transmitted MSB first. To load data to the AD5308/AD5318/AD5328, PC7 is left low after the first eight bits are transferred, and a second serial write operation is performed to the DAC. PC7 is taken high at the end of this procedure.


Figure 37. 68HC11/68L11-to-AD5308/AD5318/AD5328 Interface

## 80C51/80L51-to-AD5308/AD5318/AD5328 INTERFACE

Figure 38 shows a serial interface between the AD5308/AD5318/ AD5328 and the 80C51/80L51 microcontroller. The setup for the interface is as follows: TxD of the 80C51/80L51 drives SCLK of the AD5308/AD5318/AD5328, while RxD drives the serial data line of the part. The $\overline{\mathrm{SYNC}}$ signal is again derived from a bit programmable pin on the port. In this case, port line P3.3 is used. When data is transmitted to the AD5308/AD5318/AD5328, P3.3 is taken low. The 80C51/80L51 transmits data only in 8-bit bytes; thus, only eight falling clock edges occur in the transmit cycle. To load data to the DAC, P3.3 is left low after the first eight bits are transmitted, and a second write cycle is initiated to transmit the second byte of data. P3.3 is taken high following the completion of this cycle. The 80C51/80L51 outputs the serial data in a format that has the LSB first. The AD5308/AD5318/AD5328 requires its data with the MSB as the first bit received. The 80C51/80L51 transmit routine should take this into account.


Figure 38. 80C51/80L51-to-AD5308/AD5318/AD5328 Interface

## AD5308/AD5318/AD5328

## MICROWIRE-to-AD5308/AD5318/AD5328 INTERFACE

Figure 39 shows an interface between the AD5308/AD5318/ AD5328 and any MICROWIRE-compatible device. Serial data is shifted out on the falling edge of the serial clock, SK, and is clocked into the AD5308/AD5318/AD5328 on the rising edge of SK, which corresponds to the falling edge of the DAC's SCLK.


Figure 39. MICROWIRE-to-AD5308/AD5318/AD5328 Interface

## APPLICATIONS INFORMATION

## TYPICAL APPLICATION CIRCUIT

The AD5308/AD5318/AD5328 can be used with a wide range of reference voltages where the devices offer full, one-quadrant multiplying capability over a reference range of 0.25 V to $\mathrm{V}_{\mathrm{DD}}$. More typically, these devices are used with a fixed, precision reference voltage. Suitable references for 5 V operation are the AD780, ADR381, and REF192 (2.5 V references). For 2.5 V operation, a suitable external reference is the AD589 or the AD1580 (1.2 V band gap references). Figure 40 shows a typical setup for the AD5308/AD5318/AD5328 when using an external reference.


Figure 40. AD5308/AD5318/AD5328 Using a 2.5 V or 5 V External Reference

## DRIVING VDD FROM THE REFERENCE VOLTAGE

If an output range of 0 V to $\mathrm{V}_{\mathrm{DD}}$ is required when the reference inputs are configured as unbuffered, the simplest solution is to connect the reference input to $V_{\text {DD }}$. As this supply can be noisy and not very accurate, the AD5308/AD5318/AD5328 can be powered from a voltage reference. For example, using a 5 V reference, such as the REF195, works because the REF195 outputs a steady supply voltage for the AD5308/AD5318/ AD5328. The typical current required from the REF195 is a $1 \mu \mathrm{~A}$ supply current and $\approx 112 \mu \mathrm{~A}$ into the reference inputs (if unbuffered); this is with no load on the DAC outputs. When the DAC outputs are loaded, the REF195 also needs to supply the current to the loads. The total current required (with a $10 \mathrm{k} \Omega$ load on each output) is

$$
1.22 \mathrm{~mA}+8(5 \mathrm{~V} / 10 \mathrm{k} \Omega)=5.22 \mathrm{~mA}
$$

The load regulation of the REF195 is typically $2.0 \mathrm{ppm} / \mathrm{mA}$, which results in an error of $10.4 \mathrm{ppm}(52 \mu \mathrm{~V})$ for the 5.22 mA current drawn from it. This corresponds to a 0.003 LSB error at 8 bits and 0.043 LSB error at 12 bits.

## BIPOLAR OPERATION USING THE AD5308/AD5318/AD5328

The AD5308/AD5318/AD5328 have been designed for singlesupply operation, but a bipolar output range is also possible using the circuit in Figure 41. This circuit gives an output voltage range of $\pm 5 \mathrm{~V}$. Rail-to-rail operation at the amplifier
output is achievable using an AD820, the AD8519, or an OP196 as the output amplifier.


Figure 41. Bipolar Operation with the AD5308/AD5318/AD5328
The output voltage for any input code can be calculated as follows:

$$
V_{\text {OUT }}=\left[\frac{\left(R E F I N \times D / 2^{N}\right) \times(R 1+R 2)}{R 1}\right]-R E F I N \times(R 2 / R 1)
$$

where:
$D$ is the decimal equivalent of the code loaded to the DAC. $N$ is the DAC resolution. REFIN is the reference voltage input.
with

$$
\begin{gathered}
\text { REFIN }=5 \mathrm{~V}, \mathrm{R} 1=\mathrm{R} 2=10 \mathrm{k} \Omega \\
V_{\text {OUT }}=\left(10 \times D / 2^{N}\right)-5 \mathrm{~V}
\end{gathered}
$$

## OPTO-ISOLATED INTERFACE FOR PROCESS CONTROL APPLICATIONS

The AD5308/AD5318/AD5328 have a versatile 3-wire serial interface, making them ideal for generating accurate voltages in process control and industrial applications. Due to noise and safety requirements, or distance, it may be necessary to isolate the AD5308/AD5318/AD5328 from the controller. This can easily be achieved by using opto-isolators that provide isolation in excess of 3 kV . The actual data rate achieved may be limited by the type of optocouplers chosen. The serial loading structure of the AD5308/AD5318/AD5328 makes them ideally suited for use in opto-isolated applications. Figure 42 shows an optoisolated interface to the AD5308/AD5318/AD5328 where DIN, SCLK, and $\overline{\text { SYNC }}$ are driven from optocouplers. The power supply to the part also needs to be isolated. This is done by using a transformer. On the DAC side of the transformer, a 5 V regulator provides the 5 V supply required for the AD5308/ AD5318/AD5328.

## AD5308/AD5318/AD5328



Figure 42. AD5308/AD5318/AD5328 in an Opto-Isolated Interface

## DECODING MULTIPLE AD5308/AD5318/AD5328s

The $\overline{\text { SYNC }}$ pin on the AD5308/AD5318/AD5328 can be used in applications to decode a number of DACs. In this application, the DACs in the system receive the same serial clock and serial data but only the $\overline{\text { SYNC }}$ to one of the devices is active at any one time, allowing access to four channels in this 16-channel system. The 74 HC 139 is used as a 2 -to- 4 line decoder to address any of the DACs in the system. To prevent timing errors from occurring, the enable input should be brought to its inactive state while the coded-address inputs are changing state. Figure 43 shows a diagram of a typical setup for decoding multiple AD5308 devices in a system.


Figure 43. Decoding Multiple AD5308 Devices in a System

Table 10. Overview of AD53xx Serial Devices

| Part No. | Resolution | DNL | Vref Pins | Settling Time ( $\mu \mathrm{s}$ ) | Interface | Package | Pins |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SINGLES |  |  |  |  |  |  |  |
| AD5300 | 8 | $\pm 0.25$ | $0\left(V_{\text {REF }}=V_{\text {dD }}\right)$ | 4 | SPI | SOT-23, MSOP | 6,8 |
| AD5310 | 10 | $\pm 0.50$ | $0\left(V_{\text {REF }}=V_{\text {dD }}\right)$ | 6 | SPI | SOT-23, MSOP | 6,8 |
| AD5320 | 12 | $\pm 1.00$ | $0\left(V_{\text {REF }}=V_{\text {dD }}\right)$ | 8 | SPI | SOT-23, MSOP | 6,8 |
| AD5301 | 8 | $\pm 0.25$ | $0\left(V_{\text {REF }}=V_{\text {dD }}\right)$ | 6 | 2-Wire | SOT-23, MSOP | 6,8 |
| AD5311 | 10 | $\pm 0.50$ | $0\left(V_{\text {REF }}=V_{\text {dD }}\right)$ | 7 | 2-Wire | SOT-23, MSOP | 6,8 |
| AD5321 | 12 | $\pm 1.00$ | $0\left(V_{\text {REF }}=V_{\text {DD }}\right)$ | 8 | 2-Wire | SOT-23, MSOP | 6,8 |
| DUALS |  |  |  |  |  |  |  |
| AD5302 | 8 | $\pm 0.25$ | 2 | 6 | SPI | MSOP | 10 |
| AD5312 | 10 | $\pm 0.50$ | 2 | 7 | SPI | MSOP | 10 |
| AD5322 | 12 | $\pm 1.00$ | 2 | 8 | SPI | MSOP | 10 |
| AD5303 | 8 | $\pm 0.25$ | 2 | 6 | SPI | TSSOP | 16 |
| AD5313 | 10 | $\pm 0.50$ | 2 | 7 | SPI | TSSOP | 16 |
| AD5323 | 12 | $\pm 1.00$ | 2 | 8 | SPI | TSSOP | 16 |
| QUADS |  |  |  |  |  |  |  |
| AD5304 | 8 | $\pm 0.25$ | 1 | 6 | SPI | MSOP | 10 |
| AD5314 | 10 | $\pm 0.50$ | 1 | 7 | SPI | MSOP | 10 |
| AD5324 | 12 | $\pm 1.00$ | 1 | 8 | SPI | MSOP | 10 |
| AD5305 | 8 | $\pm 0.25$ | 1 | 6 | 2-Wire | MSOP | 10 |
| AD5315 | 10 | $\pm 0.50$ | 1 | 7 | 2-Wire | MSOP | 10 |
| AD5325 | 12 | $\pm 1.00$ | 1 | 8 | 2-Wire | MSOP | 10 |
| AD5306 | 8 | $\pm 0.25$ | 4 | 6 | 2-Wire | TSSOP | 16 |
| AD5316 | 10 | $\pm 0.50$ | 4 | 7 | 2-Wire | TSSOP | 16 |
| AD5326 | 12 | $\pm 1.00$ | 4 | 8 | 2-Wire | TSSOP | 16 |
| AD5307 | 8 | $\pm 0.25$ | 2 | 6 | SPI | TSSOP | 16 |
| AD5317 | 10 | $\pm 0.50$ | 2 | 7 | SPI | TSSOP | 16 |
| AD5327 | 12 | $\pm 1.00$ | 2 | 8 | SPI | TSSOP | 16 |
| OCTALS |  |  |  |  |  |  |  |
| AD5308 | 8 | $\pm 0.25$ | 2 | 6 | SPI | TSSOP | 16 |
| AD5318 | 10 | $\pm 0.50$ | 2 | 7 | SPI | TSSOP | 16 |
| AD5328 | 12 | $\pm 1.00$ | 2 | 8 | SPI | TSSOP | 16 |

Table 11. Overview of AD53xx Parallel Devices

| Part No. | Resolution | DNL | VReF Pins | Settling Time ( $\mu \mathrm{s}$ ) | Additional Pin Functions |  |  |  | Package | Pins |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SINGLES |  |  |  |  | BUF | GAIN | HBEN | $\overline{\text { CLR }}$ |  |  |
| AD5330 | 8 | $\pm 0.25$ | 1 | 6 | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | TSSOP | 20 |
| AD5331 | 10 | $\pm 0.50$ | 1 | 7 |  | $\checkmark$ |  | $\checkmark$ | TSSOP | 20 |
| AD5340 | 12 | $\pm 1.00$ | 1 | 8 | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | TSSOP | 24 |
| AD5341 | 12 | $\pm 1.00$ | 1 | 8 | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | TSSOP | 20 |
| DUALS |  |  |  |  |  |  |  |  |  |  |
| AD5332 | 8 | $\pm 0.25$ | 2 | 6 |  |  |  | $\checkmark$ | TSSOP | 20 |
| AD5333 | 10 | $\pm 0.50$ | 2 | 7 | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | TSSOP | 24 |
| AD5342 | 12 | $\pm 1.00$ | 2 | 8 | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | TSSOP | 28 |
| AD5343 | 12 | $\pm 1.00$ | 1 | 8 |  |  | $\checkmark$ | $\checkmark$ | TSSOP | 20 |
| QUADS |  |  |  |  |  |  |  |  |  |  |
| AD5334 | 8 | $\pm 0.25$ | 2 | 6 |  | $\checkmark$ |  | $\checkmark$ | TSSOP | 24 |
| AD5335 | 10 | $\pm 0.50$ | 2 | 7 |  |  | $\checkmark$ | $\checkmark$ | TSSOP | 24 |
| AD5336 | 10 | $\pm 0.50$ | 4 | 7 |  | $\checkmark$ |  | $\checkmark$ | TSSOP | 28 |
| AD5344 | 12 | $\pm 1.00$ | 4 | 8 |  |  |  |  | TSSOP | 28 |

## AD5308/AD5318/AD5328

## OUTLINE DIMENSIONS



Figure 44. 16-Lead Thin Shrink Small Outline Package [TSSOP]
( $R U-16$ )
Dimensions shown in millimeters

## ORDERING GUIDE

| Model ${ }^{1,2}$ | Temperature Range | Package Description | Package Option |
| :---: | :---: | :---: | :---: |
| AD5308ARU | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5308ARU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5308ARUZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5308ARUZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5308BRU | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5308BRU-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5308BRU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5308BRUZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5308BRUZ-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5308BRUZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5318ARU | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5318ARU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5318ARUZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5318ARUZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5318BRU | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5318BRU-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5318BRU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5318BRUZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5318BRUZ-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5318BRUZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5328ARU | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5328ARU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5328ARUZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5328ARUZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5328BRU | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5328BRU-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5328BRU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5328BRUZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5328BRUZ-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5328BRUZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5308WARUZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16 |

## AD5308/AD5318/AD5328

## AUTOMOTIVE PRODUCTS

The AD5308WARUZ-REEL7 model is available with controlled manufacturing to support the quality and reliability requirement s of automotive applications. Note that this automotive model may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade product shown is available for use in automotive applications. Contact your local Analog Devices, Inc., account representative for specific product ordering information and to obtain the specific Automotive Reliability report for this model.

## AD5308/AD5318/AD5328

## NOTES

NOTES

## AD5308/AD5318/AD5328

## NOTES


[^0]:    ${ }^{1}$ Guaranteed by design and characterization; not production tested.
    ${ }^{2}$ Temperature range (A, B version): $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; typical at $25^{\circ} \mathrm{C}$.
    ${ }^{3}$ See the Terminology section.

[^1]:    ${ }^{1}$ Guaranteed by design and characterization; not production tested.
    ${ }^{2}$ All input signals are specified with $t_{R}=t_{F}=5 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of $\left.V_{D D}\right)$ and timed from a voltage level of $\left(V_{I L}+V_{I H}\right) / 2$.
    ${ }^{3}$ See Figure 2.

[^2]:    ${ }^{1}$ Transient currents of up to 100 mA do not cause SCR latch-up.

